虫虫首页| 资源下载| 资源专辑| 精品软件
登录| 注册

CPld

CPld采用CMOSEPROM、EEPROM、快闪存储器和SRAM等编程技术,从而构成了高密度、高速度和低功耗的可编程逻辑器件。cPCI总线
  • 基于Quartus II FPGA/CPld数字系统设计实例(VHDL源代码文件)

      本资料是关于基于Quartus II FPGA/CPld数字系统设计实例(VHDL源代码文件),需要的可以自己下载。

    标签: Quartus FPGA CPld VHDL

    上传时间: 2013-11-12

    上传用户:VRMMO

  • FPGA-CPld芯片设置方法

    FPGA-CPld芯片设置方法

    标签: FPGA-CPld 芯片设置

    上传时间: 2015-01-01

    上传用户:luopoguixiong

  • FPGA与CPld的区别概述

    FPGA与CPld区别

    标签: FPGA CPld

    上传时间: 2013-10-25

    上传用户:qw12

  • CPld最小系统原理图

    CPld最小系统设计

    标签: CPld 最小系统 原理图

    上传时间: 2013-12-23

    上传用户:410805624

  • CPld开发套件光盘说明

    CPld开发套件光盘说明

    标签: CPld 开发套件 光盘

    上传时间: 2013-10-24

    上传用户:hfmm633

  • XAPP444 - CPld配件,技巧和窍门

    Most designers wish to utilize as much of a device as possible in order to enhance the overallproduct performance, or extend a feature set. As a design grows, inevitably it will exceed thearchitectural limitations of the device. Exactly why a design does not fit can sometimes bedifficult to determine. Programmable logic devices can be configured in almost an infinitenumber of ways. The same design may fit when you use certain implementation switches, andfail to fit when using other switches. This application note attempts to clarify the CPld softwareimplementation (CPldFit) options, as well as discuss implementation tips in CoolRunnerTM-IIdesigns in order to maximize CPld utilization.

    标签: XAPP CPld 444 配件

    上传时间: 2014-01-11

    上传用户:a471778

  • XAPP105 - CPld VHDL介绍

    This introduction covers the fundamentals of VHDL as applied to Complex ProgrammableLogic Devices (CPlds). Specifically included are those design practices that translate soundlyto CPlds, permitting designers to use the best features of this powerful language to extractoptimum performance for CPld designs.

    标签: XAPP CPld VHDL 105

    上传时间: 2013-11-21

    上传用户:gtf1207

  • XAPP380 -利用CoolRunner-II CPld创建交叉点开关

      This application note provides a functional description of VHDL source code for a N x N DigitalCrosspoint Switch. The code is designed with eight inputs and eight outputs in order to targetthe 128-macrocell CoolRunner™-II CPld device but can be easily expanded to target higherdensity devices. To obtain the VHDL source code described in this document, go to sectionVHDL Code, page 5 for instructions.

    标签: CoolRunner-II XAPP CPld 380

    上传时间: 2013-10-26

    上传用户:kiklkook

  • WP264-在数字视频应用中使用CPld

      The CoolRunner-II CPld is a highly uniform family of fast, low-power devices. Theunderlying architecture is a traditional CPld architecture, combining macrocells intofunction blocks interconnected with a global routing matrix, the Xilinx AdvancedInterconnect Matrix (AIM). The function blocks use a PLA configuration that allowsall product terms to be routed and shared among any of the macrocells of the functionblock.

    标签: CPld 264 WP 数字

    上传时间: 2013-11-03

    上传用户:1037540470

  • XAPP944 - 将Xilinx CoolRunner-II CPld用作数据流开关

      This application note shows how a Xilinx CoolRunnerTM-II CPld can be used as a simplelogical switch that can quickly and reliably select between different MPEG video sources. Thesource code for the design is available on the Xilinx website, and is linked from the “VHDLCode” section. The code can be expanded by the user to perform additional operations usingthe remaining CPld resources

    标签: CoolRunner-II Xilinx XAPP CPld

    上传时间: 2013-12-16

    上传用户:qwer0574