fpga design flow from xilinx
上传时间: 2013-08-29
上传用户:talenthn
十分钟学会xilinx FPGA 设计1.1,内容明了,推荐
上传时间: 2013-09-01
上传用户:18888888888
xilinx-FPGA器件管脚说明
标签: xilinx-FPGA 器件 管脚
上传时间: 2013-09-03
上传用户:牛津鞋
xilinx公司的FPGA下载电路连接原理图,对初学EDA者应该有所帮助。
上传时间: 2013-09-03
上传用户:asasasas
xilinx virtex fpga
上传时间: 2013-09-05
上传用户:448949
Interface 8051 to Coolrunner CPLD(xilinx App)
标签: Coolrunner Interface xilinx 8051
上传时间: 2013-09-05
上传用户:bcjtao
xilinx FPGA设计进阶(提高篇)
上传时间: 2013-09-05
上传用户:fdfadfs
怎样写testbench-xilinx 在ISE 环境中, 当前资源操作窗显示了资源管理窗口中选中的资源文件能进行的相关操作。在资源管理窗口选中了 testbench 文件后,在当前资源操作窗显示的 ModelSim Simulator 中显示了4种能进行的模拟操作,分别是:Simulator Behavioral Model(功能仿真)、Simulator Post-translate VHDL Model(翻译后仿真)、Simulator Post-Map VHDL Model(映射后仿真)、Simulator Post-Place & Route VHDL Model(布局布线后仿真) 。如
标签: testbench-xilinx
上传时间: 2013-11-14
上传用户:467368609
xilinx UltraScale™ 架构针对要求最严苛的应用,提供了前所未有的ASIC级的系统级集成和容量。 UltraScale架构是业界首次在All Programmable架构中应用最先进的ASIC架构优化。该架构能从20nm平面FET结构扩展至16nm鳍式FET晶体管技术甚至更高的技术,同 时还能从单芯片扩展到3D IC。借助xilinx Vivado®设计套件的分析型协同优化,UltraScale架构可以提供海量数据的路由功能,同时还能智能地解决先进工艺节点上的头号系统性能瓶颈。 这种协同设计可以在不降低性能的前提下达到实现超过90%的利用率。 UltraScale架构的突破包括: • 几乎可以在晶片的任何位置战略性地布置类似于ASIC的系统时钟,从而将时钟歪斜降低达50% • 系统架构中有大量并行总线,无需再使用会造成时延的流水线,从而可提高系统速度和容量 • 甚至在要求资源利用率达到90%及以上的系统中,也能消除潜在的时序收敛问题和互连瓶颈 • 可凭借3D IC集成能力构建更大型器件,并在工艺技术方面领先当前行业标准整整一代 • 能在更低的系统功耗预算范围内显著提高系统性能,包括多Gb串行收发器、I/O以及存储器带宽 • 显著增强DSP与包处理性能 赛灵思UltraScale架构为超大容量解决方案设计人员开启了一个全新的领域。
标签: UltraScale xilinx 架构
上传时间: 2013-11-17
上传用户:皇族传媒
中文版详情浏览:http://www.elecfans.com/emb/fpga/20130715324029.html xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture The xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications. The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation. Some of the UltraScale architecture breakthroughs include: • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50% • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets • Greatly enhanced DSP and packet handling The xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.
标签: UltraScale xilinx 架构
上传时间: 2013-11-13
上传用户:瓦力瓦力hong