虫虫首页| 资源下载| 资源专辑| 精品软件
登录| 注册

interpretable-machine-learning

  • extreme learning machine例子 run sinc_mean

    extreme learning machine例子 run sinc_mean

    标签: sinc_mean learning extreme machine

    上传时间: 2013-12-04

    上传用户:569342831

  • list of matlab m-files on matlab 7.0. learning , support vector machine and some utility routines :

    list of matlab m-files on matlab 7.0. learning , support vector machine and some utility routines : autocorrelation, linearly scale randomize the row order of a matrix

    标签: matlab learning routines m-files

    上传时间: 2017-07-24

    上传用户:evil

  • PCA in (learning machine) java.

    PCA in (learning machine) java.

    标签: learning machine java PCA

    上传时间: 2017-09-24

    上传用户:sunjet

  • State Machine Coding Styles for Synthesis

      本文论述了状态机的verilog编码风格,以及不同编码风格的优缺点,Steve Golson's 1994 paper, "State Machine Design Techniques for Verilog and VHDL" [1], is agreat paper on state machine design using Verilog, VHDL and Synopsys tools. Steve's paper alsooffers in-depth background concerning the origin of specific state machine types.This paper, "State Machine Coding Styles for Synthesis," details additional insights into statemachine design including coding style approaches and a few additional tricks.

    标签: Synthesis Machine Coding Styles

    上传时间: 2013-10-15

    上传用户:dancnc

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    标签: Synplicity Machine Verilog Design

    上传时间: 2013-10-23

    上传用户:司令部正军级

  • State Machine Coding Styles for Synthesis

      本文论述了状态机的verilog编码风格,以及不同编码风格的优缺点,Steve Golson's 1994 paper, "State Machine Design Techniques for Verilog and VHDL" [1], is agreat paper on state machine design using Verilog, VHDL and Synopsys tools. Steve's paper alsooffers in-depth background concerning the origin of specific state machine types.This paper, "State Machine Coding Styles for Synthesis," details additional insights into statemachine design including coding style approaches and a few additional tricks.

    标签: Synthesis Machine Coding Styles

    上传时间: 2013-10-12

    上传用户:sardinescn

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    标签: Synplicity Machine Verilog Design

    上传时间: 2013-10-20

    上传用户:苍山观海

  • Boltzmann Machine Optimization 人工智能人工神经网络源码

    Boltzmann Machine Optimization 人工智能人工神经网络源码

    标签: Optimization Boltzmann Machine 人工智能

    上传时间: 2014-12-07

    上传用户:努力努力再努力

  • Tiny Machine的源码

    Tiny Machine的源码,一个简单易学习的

    标签: Machine Tiny 源码

    上传时间: 2015-01-21

    上传用户:D&L37

  • State.Machine.Coding.Styles.for.Synthesis(状态机

    State.Machine.Coding.Styles.for.Synthesis(状态机,英文,VHDL)

    标签: Synthesis Machine Coding Styles

    上传时间: 2013-12-22

    上传用户:vodssv