基于遗传算法的组合逻辑电路的自动设计,依据给出的真值表,利用遗传算法自动生成符合要求的组合逻辑电路。由于遗传算法本身固有的并行性,采用软件实现的方法在速度上往往受到本质是串行计算的计算机制约,因此采用硬件化设计具有重要的意义。为了证明基于FPGA的遗传算法的高效性,设计了遗传算法的各个模块,实现了基于FPGA的遗传算法。
上传时间: 2014-01-08
上传用户:909000580
以某高速实时频谱仪为应用背景,论述了5 Gsps采样率的高速数据采集系统的构成和设计要点,着重分析了采集系统的关键部分高速ADC(analog to digital,模数转换器)的设计、系统采样时钟设计、模数混合信号完整性设计、电磁兼容性设计和基于总线和接口标准(PCI Express)的数据传输和处理软件设计。在实现了系统硬件的基础上,采用Xilinx公司ISE软件的在线逻辑分析仪(ChipScope Pro)测试了ADC和采样时钟的性能,实测表明整体指标达到设计要求。给出上位机对采集数据进行处理的结果,表明系统实现了数据的实时采集存储功能。
上传时间: 2014-11-26
上传用户:黄蛋的蛋黄
The LT®6552 is a specialized dual-differencing 75MHzoperational amplifier ideal for rejecting common modenoise as a video line receiver. The input pairs are designedto operate with equal but opposite large-signal differencesand provide exceptional high frequency commonmode rejection (CMRR of 65dB at 10MHz), therebyforming an extremely versatile gain block structure thatminimizes component count in most situations. The dualinput pairs are free to take on independent common modelevels, while the two voltage differentials are summedinternally to form a net input signal.
上传时间: 2014-12-23
上传用户:13691535575
故障样本数据的获取是模拟电路故障诊断中最基本的步骤。为了实现短时间内多次进行故障注入、获取大量样本数据,提出了基于SLPS的样本数据自动获取技术。利用SLPS将PSpice与Matlab结合,采用Matlab编程,实现故障模拟电路仿真数据获取的自动化。实际应用表明该方法操作简便,自动化程度高。
上传时间: 2013-10-23
上传用户:ZJX5201314
基于探索 RLC串联电路谐振特性仿真实验技术的目的,采用Multisim10仿真软件对RLC串联电路谐振特性进行了仿真实验测试,给出了几种Multisim仿真实验方案,介绍了谐振频率、上限频率、下限频率及品质因数的测试和计算方法,讨论了电阻大小对品质因数的影响。结论是仿真实验可直观形象地描述RLC串联电路的谐振特性,将电路的硬件实验方式向多元化方式转移,利于培养知识综合、知识应用、知识迁移的能力,使电路分析更加灵活和直观。
上传时间: 2013-10-12
上传用户:Maple
由于CMOS器件静电损伤90%是延迟失效,对整机应用的可靠性影响太大,因而有必要对CMOS器件进行抗静电措施。本文描述了CMOS器件受静电损伤的机理,从而对设计人员提出了几种在线路设计中如何抗静电,以保护CMOS器件不受损伤。
上传时间: 2013-11-05
上传用户:yupw24
This note describes some of the unique IC design techniques incorporated into a fast, monolithic power buffer, the LT1010. Also, some application ideas are described such as capacitive load driving, boosting fast op amp output current and power supply circuits.
上传时间: 2013-11-12
上传用户:671145514
A complete design for a data acquisition card for the IBM PC is detailed in this application note. Additionally, C language code is provided to allow sampling of data at speed of more than 20kHz. The speed limitation is strictly based on the execution speed of the "C" data acquisition loop. A "Turbo" XT can acquire data at speeds greater than 20kHz. Machines with 80286 and 80386 processors can go faster than 20kHz. The computer that was used as a test bed in this application was an XT running at 4.77MHz and therefore all system timing and acquisition time measurements are based on a 4.77MHz clock speed.
上传时间: 2013-10-29
上传用户:BOBOniu
A tutorial on SAR type A/D converters, this note contains detailed information on several 12-bit circuits. Comparator, clocking, and preamplifier designs are discussed. A final circuit gives a 12-bit conversion in 1.8µs. Appended sections explain the basic SAR technique and explore D/A considerations.
上传时间: 2014-01-21
上传用户:钓鳌牧马
This application note describes a Linear Technology "Half-Flash" A/D converter, the LTC1099, being connected to a 256 element line scan photodiode array. This technology adapts itself to handheld (i.e., low power) bar code readers, as well as high resolution automated machine inspection applications..
上传时间: 2013-11-21
上传用户:lchjng