·Ive been working with Windows CE for almost as long as its been in existence. A Windows programmer for many years, Im amazed by the number of different, typically quite small, systems to which I can a
ass="tags">标签: nbsp Windows CE 编程
ass="time">上传时间: 2013-04-24
ass="username">上传用户:Zxcvbnm
This application note is intended for system designers who require a hardware implementation overview of the development board features such as the power supply, the clock management, the reset control, the boot mode settings and the debug management. It shows how to use the High-density and Medium-density STM32F10xxx product families and describes the minimum hardware resources required to develop an STM32F10xxx application.
ass="time">上传时间: 2013-04-24
ass="username">上传用户:epson850
开关电源测试规范 说明 as
ass="time">上传时间: 2013-05-22
ass="username">上传用户:小鹏
采用CPLD来培植ALTERA公司的CYCLONE系列FPGA,(as,PS,Fas)可选
ass="tags">标签: CYCLONE ALTERA CPLD FPGA
ass="time">上传时间: 2013-08-27
ass="username">上传用户:it男一枚
This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.
ass="tags">标签: Modelling Guide Navy VHDL
ass="time">上传时间: 2014-12-23
ass="username">上传用户:xinhaoshan2016
We would like to welcome you as a user of the Allegro CX, a rugged, handheld fi eld PC for data collection. Developed with the input of data collection professionals worldwide, the Allegro CX is adaptable and versatile for use in a wide variety of data collection environments. The Allegro CX continues to utilize our ergonomic, lightweight design that is standard in our line of Allegro Field PCs. This design makes your Allegro easy to use for extended periods while moving to and from data collection sites in the fi eld.
ass="tags">标签: allegro manual cx 教程
ass="time">上传时间: 2014-12-23
ass="username">上传用户:gaojiao1999
本文简单讨论并总结了VHDL、Verilog,System verilog 这三中语言的各自特点和区别as the number of enhancements to variousHardware Description Languages (HDLs) hasincreased over the past year, so too has the complexityof determining which language is best fora particular design. Many designers and organizationsare contemplating whether they shouldswitch from one HDL to another.
ass="tags">标签: Verilog verilog System VHDL
ass="time">上传时间: 2013-10-16
ass="username">上传用户:牛布牛
Abstract: This document explains how the Cupertino (MAXREFDES5#) subsystem reference design meets the higher resolution, higher voltage,and isolation needs of industrial control and industrial automation applications. Hardware and firmware design files as well as FFTs andhistograms from lab measurements are provided.
ass="tags">标签: AFE 高精度 输入 模拟前端
ass="time">上传时间: 2013-10-21
ass="username">上传用户:mnacyf
Abstract: Many digital devices incorporate analog circuits. For instance, microprocessors, applicationspecificintegrated circuits (asICs), and field-programmable gate arrays (FPGas) may have internalvoltage references, analog-to-digital converters (ADCs) or digital-to-analog converters (DACs). However,there are challenges when you integrate more analog onto a digital design. as with all things in life, inelectronics we must always trade one parameter for another, with the application dictating the propertrade-off of analog function. In this application note, we examine how the demand for economy of spaceand cost pushes analog circuits onto digital substrates, and what design challenges emerge.
ass="tags">标签: 模拟IC 性能 模拟 数字化设计
ass="time">上传时间: 2013-11-17
ass="username">上传用户:菁菁聆听
Abstract: This application note describes the essential workings of an electrocardiogram (ECG). It discussesfactors that disrupt the ECG signals and make reliable, highly-accurate electrical characterization difficult. Theindustry-standard solution for ECG electrical characterization, which uses an analog front-end and ADCcombination, is explained. The article then introduces the MAX11040 simultaneous-sampling, sigma-deltaADC as a compelling, highly integrated solution that eliminates the need for the AFE, and saves both spaceand cost for the application.
ass="tags">标签: ADC 24位 心电图 中的应用
ass="time">上传时间: 2013-12-23
ass="username">上传用户:sssl