implemention of FPGA and DSP linking port, using Asynchronous mode
标签: implemention Asynchronous linking using
上传时间: 2013-08-22
上传用户:fhjdliu
Cadence Verilog Language and Simulation
标签: Simulation Language Cadence Verilog
上传时间: 2013-09-06
上传用户:yl1140vista
cadence material includes caden_layout,CADENCE_20Manual,cs5710-layout1x2 and manual
上传时间: 2013-09-10
上传用户:kao21
Can convert data file(txt format)to CAD(scr)file,and draw curve!
上传时间: 2013-09-11
上传用户:天空说我在
proteus and keil 两者联合实现Max7221动态显示,解决一些初学者对proteus and keil如何实现的困惑;
上传时间: 2013-09-24
上传用户:zsjzc
How we make connection with Proteus and the LCD, (project included)
标签: connection Proteus make with
上传时间: 2013-09-24
上传用户:lihairui42
keil and proteus联合演示显示效果,可实现音乐的播放,对初学者比较有用;很好的例子
上传时间: 2013-09-25
上传用户:yangqian
the practice of proteus and avr
上传时间: 2013-09-29
上传用户:tom_man2008
Most circuit designers are familiar with diode dynamiccharacteristics such as charge storage, voltage dependentcapacitance and reverse recovery time. Less commonlyacknowledged and manufacturer specifi ed is diode forwardturn-on time. This parameter describes the timerequired for a diode to turn on and clamp at its forwardvoltage drop. Historically, this extremely short time, unitsof nanoseconds, has been so small that user and vendoralike have essentially ignored it. It is rarely discussed andalmost never specifi ed. Recently, switching regulator clockrate and transition time have become faster, making diodeturn-on time a critical issue. Increased clock rates aremandated to achieve smaller magnetics size; decreasedtransition times somewhat aid overall effi ciency but areprincipally needed to minimize IC heat rise. At clock speedsbeyond about 1MHz, transition time losses are the primarysource of die heating.
上传时间: 2013-10-10
上传用户:谁偷了我的麦兜
Abstract: Using a wafer-level package (WLP) can reduce the overall size and cost of your solution.However when using a WLP IC, the printed circuit board (PCB) layout can become more complex and, ifnot carefully planned, result in an unreliable design. This article presents some PCB designconsiderations and general recommendations for choosing a 0.4mm- or 0.5mm-pitch WLP for yourapplication.
标签: Considerations Guidelines and Design
上传时间: 2013-10-14
上传用户:ysystc699