个人认为几个比较实用的VHDL源码之二——Behavioural model of a simple 8-bit CPU
标签: Behavioural simple model VHDL
上传时间: 2013-12-16
上传用户:gdgzhym
-- Booth Multiplier -- This file contains all the entity-architectures for a complete -- k-bit x k-bit Booth multiplier. -- the design makes use of the new shift operators available in the VHDL-93 std -- this design passes the Synplify synthesis check -- download from: www.fpga.com.cn & www.pld.com.cn
标签: entity-architectures Multiplier contains complete
上传时间: 2015-07-02
上传用户:2467478207
IDCT-M is a medium speed 1D IDCT core -- it can accept a continous stream of 12-bit input words at a rate of -- 1 bit/ck cycle, operating at 50MHz speed, it can process MP@ML MPEG video -- the core is 100% synthesizable
标签: continous IDCT-M accept medium
上传时间: 2015-07-07
上传用户:1583060504
empirical mode decomposition(EMD)分解算法的matlab代码
标签: decomposition empirical matlab mode
上传时间: 2013-11-28
上传用户:小眼睛LSL
11 bit dsp core data sheet
上传时间: 2013-12-13
上传用户:Avoid98
TigerSharc TS201 32-bit floating point FFT routine
标签: TigerSharc floating routine point
上传时间: 2015-07-23
上传用户:小眼睛LSL
TigerSharc TS201 32-bit floating point IIR filter routine.
标签: TigerSharc floating routine filter
上传时间: 2014-01-21
上传用户:tyler
zemax源码: This DLL models a standard ZEMAX surface type, either plane, sphere, or conic The surface also demonstrates a user-defined apodization filter The filter is defined as part of the real ray trace, case 5 The filter can be used at the stop to produce x-y Gaussian apodization similar to the Gaussian pupil apodization in ZEMAX but separate in x and y. The amplitude apodization is of the form EXP[-(Gx(x/R)^2 + Gy(y/R)^2)] The transmission is of the form EXP[-2(Gx(x/R)^2 + Gy(y/R)^2)] where x^2 + y^2 = r^2 R = semi-diameter The tranmitted intensity is maximum in the center. T is set to 0 if semi-diameter < 1e-10 to avoid division by zero.
标签: standard surface models either
上传时间: 2013-12-05
上传用户:003030
通过奇异值分解实现的最小二乘拟合算法 inear least-squares fit by singular value decomposition
标签: decomposition least-squares singular inear
上传时间: 2015-07-26
上传用户:bibirnovis
verilog 32-bit ALU
上传时间: 2013-12-18
上传用户:yulg