虫虫首页| 资源下载| 资源专辑| 精品软件
登录| 注册

AnyWhere

  • the document is so good thatyou can ues it AnyWhere

    the document is so good thatyou can ues it AnyWhere

    标签: document AnyWhere thatyou good

    上传时间: 2016-10-26

    上传用户:LIKE

  • oracle forms 存取 sybase AnyWhere

    oracle forms 存取 sybase AnyWhere

    标签: AnyWhere oracle sybase forms

    上传时间: 2017-01-04

    上传用户:脚趾头

  • 通达网络办公 - Office AnyWhere 2008 增强版100%源码(3.4.081216) 内含 通达OA2008增強版接近完美破解补丁20081216集 及 最新通达OA2008ADV(

    通达网络办公 - Office AnyWhere 2008 增强版100%源码(3.4.081216) 内含 通达OA2008增強版接近完美破解补丁20081216集 及 最新通达OA2008ADV(3.4.081216)注册机

    标签: 2008 AnyWhere 20081216 Office

    上传时间: 2017-01-15

    上传用户:ynzfm

  • Control your PC with Mobile Phone-it controls your pc using mobile phone from AnyWhere in the world.

    Control your PC with Mobile Phone-it controls your pc using mobile phone from AnyWhere in the world. A command can be send by mobile phone through sms.Based on the command ur pc performs tasks such as shut down,open file,play music etc.

    标签: your Phone-it controls AnyWhere

    上传时间: 2017-04-13

    上传用户:四只眼

  • CO2 increases AnyWhere are a threat to the future of civiliza-tion everywhere, Gore in Oslo 10/7/07

    CO2 increases AnyWhere are a threat to the future of civiliza-tion everywhere, Gore in Oslo 10/7/07

    标签: civiliza-tion everywhere increases AnyWhere

    上传时间: 2017-08-11

    上传用户:dongbaobao

  • CO2 increases AnyWhere are a threat to the future of civiliza-tion everywhere, Gore in Oslo 10/7/07

    CO2 increases AnyWhere are a threat to the future of civiliza-tion everywhere, Gore in Oslo 10/7/07

    标签: civiliza-tion everywhere increases AnyWhere

    上传时间: 2014-03-06

    上传用户:anng

  • EPC266x兼容AnyWhere软件开发平台EPC2000

    关键词 EPC-266x摘 要 EPC-266x 产品上各接口说明及使用方法

    标签: EPC AnyWhere 2000 266x

    上传时间: 2013-10-28

    上传用户:wangcehnglin

  • Xilinx UltraScale:新一代架构满足您的新一代架构需求(EN)

      中文版详情浏览:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually AnyWhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    标签: UltraScale Xilinx 架构

    上传时间: 2013-11-13

    上传用户:瓦力瓦力hong

  • Xilinx UltraScale:新一代架构满足您的新一代架构需求(EN)

      中文版详情浏览:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually AnyWhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    标签: UltraScale Xilinx 架构

    上传时间: 2013-11-21

    上传用户:wxqman

  • XAPP713 -Virtex-4 RocketIO误码率测试器

      The data plane of the reference design consists of a configurable multi-channel XBERT modulethat generates and checks high-speed serial data transmitted and received by the MGTs. Eachchannel in the XBERT module consists of two MGTs (MGTA and MGTB), which physicallyoccupy one MGT tile in the Virtex-4 FPGA. Each MGT has its own pattern checker, but bothMGTs in a channel share the same pattern generator. Each channel can load a differentpattern. The MGT serial rate depends on the reference clock frequency and the internal PMAdivider settings. The reference design can be scaled AnyWhere from one channel (two MGTs)to twelve channels (twenty-four MGTs).

    标签: RocketIO Virtex XAPP 713

    上传时间: 2013-12-25

    上传用户:jkhjkh1982